

## Nagar Yuwak Shikshan Sanstha's

## Yeshwantrao Chavan College of Engineering

(An Autonomous Institution Affiliated to Rashtrasant Tukadoji Maharaj Nagour University Hingna Road, Wanadongri, Nagpur.

Even Term 2021-2022

14.07.2022

Mid Semester Exam 1

Second Semester B. Tech. (AIDS)

AIDS2155 Computer Architecture and Organization

Time: 1 Hr. 30 Min.

Max Marks: 30

## Instructions to Examinees

- 1. All questions are compulsory and figures to right indicate marks allotted, CO & Bloom's Level.
- 2. Assume suitable data wherever necessary.

| Sr.<br>No. |       | Question & Description                                                                                                                                                                    |                | CC<br>Plinal<br>Lyst |
|------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|----------------------|
| Q.1        | Solve | Solve the following.                                                                                                                                                                      |                | mapped               |
|            |       | i)State and prove De Morgan's theorem.                                                                                                                                                    | 02             | CO1(L2)              |
|            | [A]   | ii) Apply the De morgan's theorem to each of the following expression. a) ((A+BC')'+D(E+F')')' b) (AB'.(A + C))'+ A'B.(A + B + C')'                                                       | C <sup>A</sup> |                      |
|            | [B]   | Minimize the following logic function using K-map and Design using NAND gate only $F(A,B,C,D) = \sum m(0,1,2,3,4,7,8,9,10,11,12,14).$ $F(A,B,C,D) = \sum m(1,3,4,11) + d(2,7,8,12,14,15)$ | 0.4            |                      |
| Q.2        |       |                                                                                                                                                                                           | 10             |                      |
|            | [A]   | Explain RS flip flop and RS latches using NOR gate.                                                                                                                                       | 05             | COME                 |
|            | [B]   | Compare between combinational and sequential circuits and Explain Register in details.                                                                                                    | (2+3)<br>=()5  | 4 3                  |
| Q.3        | Solve | Solve the following.                                                                                                                                                                      |                | Was in               |
|            | [A]   | State and Explain any three addressing modes with suitable example also identify the addressing modes of the following expression.  i)MOV R1,300  ii)ADD AC, (R1)+                        | (3÷2)<br>=05   |                      |
|            | [B]   | Explain three-bus structure of a CPU and write the control sequence for Add R1, R2, R3.                                                                                                   | 95             | CO:( 2)              |